C 0800CST203122101 Pages: 3

|  | Reg No.: | Name: |
|--|----------|-------|
|--|----------|-------|

## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

Third Semester B.Tech Degree Regular and Supplementary Examination December 2022 (2019 Scheme)

**Course Code: CST203** 

|                                                                               |                                  |   | 004150 00400 001200                                                                                                                                                  |         |  |  |
|-------------------------------------------------------------------------------|----------------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
|                                                                               | Course Name: Logic System Design |   |                                                                                                                                                                      |         |  |  |
|                                                                               | Max. Marks: 100 Duration: 3      |   |                                                                                                                                                                      | 3 Hours |  |  |
|                                                                               | PART A                           |   |                                                                                                                                                                      |         |  |  |
|                                                                               |                                  |   | Answer all questions. Each question carries 3 marks                                                                                                                  | Marks   |  |  |
|                                                                               | 1                                |   | Perform the mentioned base conversions for the following numbers. (i) $(563.8125)_{10}$ to binary (ii) $(78.89)_{10}$ to octal (iii) (EC.4) <sub>16</sub> to decimal | (3)     |  |  |
|                                                                               | 2                                |   | The 2's complement representation of a binary number is 10101100.                                                                                                    | (3)     |  |  |
|                                                                               |                                  |   | (i) Determine its decimal value. (ii) Represent it in 1's complement form.                                                                                           |         |  |  |
|                                                                               | 3                                |   | Prove that $x(x + y) = x$ using Boolean algebra postulates and rules.                                                                                                | (3)     |  |  |
|                                                                               | 4                                |   | Find the number of possible unique Boolean functions which can be formed using $n$ Boolean variables? Explain.                                                       | (3)     |  |  |
|                                                                               | 5                                |   | Design an even parity code generator using XOR gates for a 4-bit code.                                                                                               | (3)     |  |  |
|                                                                               | 6                                |   | Design an octal-to-binary encoder circuit using OR gates.                                                                                                            | (3)     |  |  |
|                                                                               | 7                                |   | Specify the characteristics table and characteristic equation of RS flip-flop.                                                                                       | (3)     |  |  |
|                                                                               | 8                                |   | Differentiate synchronous counters and asynchronous counters. Give examples.                                                                                         | (3)     |  |  |
|                                                                               | 9                                |   | Design a 4-bit shift register using D flipflops.                                                                                                                     | (3)     |  |  |
|                                                                               | 10                               |   | Describe Read Only Memory with the help of a block diagram.                                                                                                          | (3)     |  |  |
|                                                                               | PART B                           |   |                                                                                                                                                                      |         |  |  |
| Answer any one full question from each module. Each question carries 14 marks |                                  |   |                                                                                                                                                                      |         |  |  |
| Module 1                                                                      |                                  |   |                                                                                                                                                                      |         |  |  |
|                                                                               | 11                               | a | (i) Convert $(10111101.11100110)_2$ to octal and hexadecimal bases. (ii) Perform the binary operations $1101 \times 110$ and $10111 + 1101$                          | (7)     |  |  |
|                                                                               |                                  | b | Convert the following decimal numbers to $8421$ BCD and perform the operations. i) $528 + 374$ ii) $528 - 374$                                                       | (7)     |  |  |

## 0800CST203122101

12 (i) Perform the binary subtraction 11011 – 1101 using 1's and 2's complements (10)and verify results by direct subtraction. (ii) Perform the decimal subtraction 2210 - 3560 using 9's and 10's complements and verify results by direct subtraction. Add (i) Hexadecimal numbers B2A and 5C7 (ii) Octal numbers 763 and 456 (4) h Module 2 13 The Exclusive-OR gate is represented by the Boolean algebra expression AB' + (5) A'B. Using DeMorgan's theorem and other Boolean algebra rules/laws derive an expression for Exclusive-NOR gate. Simplify the function  $f(A, B, C, D) = \sum_{A, B, C, D} (0.1, 2.8, 12.13.14) + d(3.5, 10.15)$  with (9)b Karnaugh map. d(.) refers to don't care conditions. Implement the simplified function using NAND gates. 14 Simplify the following function and implement using NOR gates. Assume both (6) normal and complement inputs are available.  $f(x, y, z) = \Sigma(0,4,6)$ Express F(x, y, z) = (xy + z)(y + xz) in both canonical forms. (8) b Module 3 15 How does look-ahead carry reduce the carry propagation time in a binary (7) parallel adder? Derive the Boolean functions for the carry outputs at different stages of a 4-bit look-ahead carry generator. Design a 4-bit BCD adder and draw the block diagram. b (7)16 Design a full adder circuit using a decoder and external gates. (6) a Design a 3-bit Gray to binary code converter. (8) b Module 4 17 With a circuit diagram, explain the working of master-slave JK flip-flop. (7) a b Explain the working of 4-bit register with parallel load with the help of a (7)diagram. 18 Design a 4-bit binary asynchronous counter using JK flipflops. Give the state (8) diagram and logic diagram.

## 0800CST203122101

b Design a synchronous BCD Counter. Give the excitation table and circuit (6) diagram.

## Module 5

- 19 a Describe the working of Programmable Logic Array (PLA) with a block (7) diagram.
  - b Illustrate the algorithm for addition of 2's-complement numbers. State why 2's complement representation is preferred for binary arithmetic operations.
- 20 a Design 4 bit Johnson counter and show its timing sequence. (8)
  - b Explain the representation of floating point numbers. State the algorithm for (6) floating point addition.

\*\*\*\*